Meet XMODEL at DVCon U.S.

Booth #124

Mar 4-6 / Bayshore Ballroom

Contact us at info@scianalog.com if you want to try XMODEL for your next project.

Paper

Mar 5, 11:00am / Poster Session

We’ll send you the download links of the resource materials if you submit this form.

  • Paper
  • Presentation slides
  • Package

A UVM SystemVerilog Testbench for Directed & Random Testing of an AMS LDO Voltage Regulator by Charles Dančak

A standard UVM testbench is developed to apply benchtop-style directed tests to an on-chip low-dropout CMOS voltage regulator. Eight directed tests verify the regulator’s DC and AC response to line and load fluctuations, its programmed operating modes, etc. To enhance the effectiveness of the low-level directed tests in reaching unexpected corner cases, we employ high-level UVM randomization techniques to generate a randsequence of transient tests. The sub-cycle timing aspects of stimulus and response for transient testing are handled using the global uvm_event_pool. Our goal is to present the UVM testbench mechanisms and coding techniques that proved most effective for an area of analog/ mixed-signal testing which lies outside the usual scope of chip-level UVM testbench development.

Interactive Demos

Build a top-down model of a phase-locked loop (PLL) in schematic forms.

Auto-extract a bottom-up model from a PLL circuit and run its simulation.